User manual TRANSCEND TS512MSDM80 QUICK INSTRUCTION GUIDE

Lastmanuals offers a socially driven service of sharing, storing and searching manuals related to use of hardware and software : user guide, owner's manual, quick start guide, technical datasheets... DON'T FORGET : ALWAYS READ THE USER GUIDE BEFORE BUYING !!!

If this document matches the user guide, instructions manual or user manual, feature sets, schematics you are looking for, download it now. Lastmanuals provides you a fast and easy access to the user manual TRANSCEND TS512MSDM80. We hope that this TRANSCEND TS512MSDM80 user guide will be useful to you.

Lastmanuals help download the user guide TRANSCEND TS512MSDM80.


Mode d'emploi TRANSCEND TS512MSDM80
Download

You may also download the following manuals related to this product:

   TRANSCEND TS512MSDM80 DATASHEET (205 ko)

Manual abstract: user guide TRANSCEND TS512MSDM80QUICK INSTRUCTION GUIDE

Detailed instructions for use are in the User's Guide.

[. . . ] If Pin 20 of the IDE connector is defined as NC (No Connect), then the 40-Pin IDE Flash Module must be directly connected to your system's power supply. If Pin 20 of the IDE connector is defined as VCC, then the 40-Pin IDE Flash Module can get necessary power without use of the power cord. 01 -RESET 11 02 GND 12 03 04 05 06 07 08 09 10 HD7 HD8 HD6 HD9 HD5 HD10 HD4 HD11 13 14 15 16 17 18 19 20 21 DMARQ 31 22 GND 32 23 24 25 26 27 28 30 IOWB GND IORB GND IORDY NC GND 33 34 35 36 37 38 40 29 -DMACK 39 Pin Definition Symbol HD0 ~ HD15 HA0 ~ HA2 -RESET IORB IOWB IOIS16B CE1B, CE2B PDIAGB DASPB DMARQ DMACKIREQ NC GND VCC Pin Layout Function Pin1 Data Bus (Bi-directional) Address Bus (Input) Device Reset (Input) Device I/O Read (Input) Device I/O Write (Input) Transfer Type 8/16 bit (Output) Chip Select (Input) Pass Diagnostic (Bi-directional) Disk Active/Slave Present (Bi-directional) DMA request DMA acknowledge Interrupt Request (Output) No Connection Ground Vcc Power Input Bulge Pin39 Pin2 Pin40 Transcend Information Inc. 2 Ver 1. 2 Transcend 40-Piin IIDE Fllash Modulle Transcend 40-P n DE F ash Modu e TS128M ~ 16GDOM40V-S TS128M ~ 16GDOM40V-S Block Diagram With 1 pcs of Flash Memory: With 2 pcs of Flash Memory: Transcend Information Inc. 3 Ver 1. 2 Transcend 40-Piin IIDE Fllash Modulle Transcend 40-P n DE F ash Modu e TS128M ~ 16GDOM40V-S TS128M ~ 16GDOM40V-S Ratings Absolute Maximum Ratings Symbol VDD-VSS Ta Tst Parameter DC Power Supply Operating Temperature Storage Temperature Min -0. 6 0 -40 Max +6 +70 +85 Unit V °C °C Recommended Operating Conditions Symbol VDD VIN Ta Parameter Power supply Input voltage Operating Temperature Min 3. 0 0 0 Max 5. 5 VDD+0. 3 +70 Units V V °C DC Characteristics (Ta=0 C to +70 C, Vcc = 5. 0V ±10%) Parameter Supply Voltage High level output voltage Low level output voltage High level input voltage Low level input voltage o o o o Symbol VCC VOH VOL VIH VIL Min 4. 5 VCC-0. 8 -4. 0 2. 92 --- Max 5. 5 -0. 8 --0. 8 1. 70 Unit V V V V V V V Remark Non-schmitt trigger Schmitt trigger Schmitt trigger 1 Non-schmitt trigger 1 (Ta=0 C to +70 C, Vcc = 3. 3V ±5%) Parameter Supply Voltage High level output voltage Low level output voltage High level input voltage Low level input voltage Symbol VCC VOH VOL VIH VIL Min 3. 135 VCC-0. 8 -2. 4 2. 05 --- Max 3. 465 -0. 8 --0. 6 1. 25 Unit V V V V V V V Remark Non-schmitt trigger Schmitt trigger Schmitt trigger 1 Non-schmitt trigger 1 Transcend Information Inc. 4 Ver 1. 2 Transcend 40-Piin IIDE Fllash Modulle Transcend 40-P n DE F ash Modu e TS128M ~ 16GDOM40V-S TS128M ~ 16GDOM40V-S Transcend Information Inc. 5 Ver 1. 2 Transcend 40-Piin IIDE Fllash Modulle Transcend 40-P n DE F ash Modu e TS128M ~ 16GDOM40V-S TS128M ~ 16GDOM40V-S True IDE PIO Mode Read/Write Timing Mode Mode Mode Mode Mode Mode Mode 0 1 2 3 4 5 6 1 t0 Cycle time (min) 600 383 240 180 120 100 80 t1 Address Valid to -IORD/-IOWR setup (min) 70 50 30 30 25 15 10 1 t2 -IORD/-IOWR (min) 165 125 100 80 70 65 55 t2 -IORD/-IOWR (min) Register (8 bit) 290 290 290 80 70 65 55 t2i -IORD/-IOWR recovery time (min) ---70 25 25 20 t3 -IOWR data setup (min) 60 45 30 30 20 20 15 t4 -IOWR data hold (min) 30 20 15 10 10 5 5 t5 -IORD data setup (min) 50 35 20 20 20 15 10 t6 -IORD data hold (min) 5 5 5 5 5 5 5 2 t6Z -IORD data tristate (max) 30 30 30 30 30 20 20 4 t7 Address valid to IOCS16 assertion (max) 90 50 40 N/A N/A N/A N/A 4 t8 Address valid to IOCS16 released (max) 60 45 30 N/A N/A N/A N/A t9 -IORD/-IOWR to address valid hold 20 15 10 10 10 10 10 tRD Read Data Valid to IORDY active (min), if 0 0 0 0 0 0 0 IORDY initially low after tA 5 5 tA IORDY Setup time 3 35 35 35 35 35 N/A N/A 5 5 tB IORDY Pulse Width (max) 1250 1250 1250 1250 1250 N/A N/A 5 5 tC IORDY assertion to release (max) 5 5 5 5 5 N/A N/A Notes: All timings are in nanoseconds. The maximum load on -IOCS16 is 1 LSTTL with a 50 pF (40pF below 120nsec Cycle Time) total load. Minimum time from -IORDY high to -IORD high is 0 nsec, but minimum -IORD width shall still be met. [. . . ] The device shall not generate two rising or two falling DSTROBE edges more frequently than 2tcyc for the selected Ultra DMA mode. c) The device shall not change the state of D[15:00] until at least tDVH after generating a DSTROBE edge to latch the data. d) The device shall repeat steps (a), (b), and (c) until the data transfer is complete or an Ultra DMA data burst is paused, whichever occurs first. Notes: D[15:00] and DSTROBE signals are shown at both the host and the device to emphasize that cable settling time as well as cable propagation delay shall not allow the data signals to be considered stable at the host until some time after they are driven by the device. Transcend Information Inc. 18 Ver 1. 2 Transcend 40-Piin IIDE Fllash Modulle Transcend 40-P n DE F ash Modu e TS128M ~ 16GDOM40V-S TS128M ~ 16GDOM40V-S Host Pausing an Ultra DMA Data-In Burst The host pauses a Data-In burst by following the steps lettered below. A timing diagram is shown in below: Ultra DMA Data-In Burst Host Pause Timing. The timing parameters are specified in Page 12: Ultra DMA Data Burst Timing Requirements and are described in Page 13: Ultra DMA Data Burst Timing Descriptions. The following steps shall occur in the order they are listed unless otherwise specifically allowed: (a) The host shall not pause an Ultra DMA data burst until at least one data word of an Ultra DMA data burst has been transferred. (b) The host shall pause an Ultra DMA data burst by negating -HDMARDY. (c) The device shall stop generating DSTROBE edges within tRFS of the host negating -HDMARDY. (d) While operating in Ultra DMA modes 2, 1, or 0 the host shall be prepared to receive zero, one or two additional data words after negating -HDMARDY. While operating in Ultra DMA modes 4 or 3 the host shall be prepared to receive zero, one, two or three additional data words. The additional data words are a result of cable round trip delay and tRFS timing for the device. The additional data words are a result of cable round trip delay and tRFS timing for the device. (e) The host shall assert STOP no sooner than tRP after negating -HDMARDY. The host shall not negate STOP again until after the Ultra DMA data burst is terminated. (f) The device shall negate DMARQ within tLI after the host has asserted STOP. The device shall not assert DMARQ again until after the Ultra DMA data burst is terminated. (g) If DSTROBE is negated, the device shall assert DSTROBE within tLI after the host has asserted STOP. No data shall be transferred during this assertion. The host shall ignore this transition on DSTROBE. DSTROBE shall remain asserted until the Ultra DMA data burst is terminated. (h) The device shall release D[15:00] no later than tAZ after negating DMARQ. (i) The host shall drive D[15:00] no sooner than tZAH after the device has negated DMARQ. [. . . ] The device shall not assert -DDMARDY again until after the Ultra DMA data burst termination is complete. (e) If HSTROBE is negated, the host shall assert HSTROBE within tLI after the device has negated DMARQ. No data shall be transferred during this assertion. The device shall ignore this transition on HSTROBE. [. . . ]

DISCLAIMER TO DOWNLOAD THE USER GUIDE TRANSCEND TS512MSDM80

Lastmanuals offers a socially driven service of sharing, storing and searching manuals related to use of hardware and software : user guide, owner's manual, quick start guide, technical datasheets...
In any way can't Lastmanuals be held responsible if the document you are looking for is not available, incomplete, in a different language than yours, or if the model or language do not match the description. Lastmanuals, for instance, does not offer a translation service.

Click on "Download the user manual" at the end of this Contract if you accept its terms, the downloading of the manual TRANSCEND TS512MSDM80 will begin.

Search for a user manual

 

Copyright © 2015 - LastManuals - All Rights Reserved.
Designated trademarks and brands are the property of their respective owners.

flag